

# AOZ1268QI-02

24V/10A Synchronous EZBuck™ Regulator

#### **General Description**

The AOZ1268-02 is a high-efficiency, easy-to-use DC/DC synchronous buck regulator that operates up to 24V. The device is capable of supplying 10A of continuous output current with an output voltage adjustable down to 0.8V (±1.0%).

A proprietary constant on-time PWM control with input feed-forward results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input voltage range. The switching frequency can be externally programmed up to 1MHz.

The device features multiple protection functions such as  $V_{CC}$  under-voltage lockout, cycle-by-cycle current limit, output over-voltage protection, short-circuit protection, as well as thermal shutdown.

The AOZ1268-02 is available in a 4mm x 4mm QFN-23L package and is rated over a -40°C to +85°C ambient temperature range.

#### **Features**

- Wide input voltage range
  - 2.7V to 24V
- 10A continuous output current
- Output voltage adjustable down to 0.8V (±1.0%)
- Low R<sub>DS(ON)</sub> internal NFETs
  - $-28m\Omega$  high-side
  - $-8m\Omega$  low-side
- Constant On-Time with input feed-forward
- Programmable frequency up to 1MHz
- Selectable PFM light load operation
- Ceramic capacitor stable
- Adjustable soft start
- Power Good output
- Integrated bootstrap diode
- Cycle-by-cycle current limit
- Short-circuit protection
- Thermal shutdown
- Thermally enhanced 4mm x 4mm QFN-23L package

#### **Applications**

- Portable computers
- Compact desktop PCs
- Servers
- Graphics cards
- Set-top boxes
- LCD TVs
- Cable modems
- Point-of-load DC/DC converters
- Telecom/Networking/Datacom equipment





## **Typical Application**



\*Suggestion: VOUT / (R1 + R2) ≥ 40µA

## **Ordering Information**

| Part Number  | Ambient Temperature Range | Package              | Environmental |
|--------------|---------------------------|----------------------|---------------|
| AOZ1268QI-02 | -40°C to +85°C            | 23-Pin 4mm x 4mm QFN | Green Product |



AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information.

## **Pin Configuration**



23-Pin 4mm x 4mm QFN (Top View)

Rev. 2.0 July 2014 **www.aosmd.com** Page 2 of 15



## **Pin Description**

| Pin Number         | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                    |
|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                  | PGOOD    | Power Good Signal Output. PGOOD is an open-drain output used to indicate the status of the output voltage. It is internally pulled low when the output voltage is 18% lower than the nominal regulation voltage for 50µs (typical time) or 20% higher than the nominal regulation voltage. PGOOD is pulled low during soft-start and shut down. |
| 2                  | EN       | Enable Input. The AOZ1268-02 is enabled when EN is pulled high. The device shuts down when EN is pulled low.                                                                                                                                                                                                                                    |
| 3                  | PFM      | PFM Selection Input. Connect PFM pin to VCC/VIN for forced PWM operation. Connect PFM pin to ground for PFM operation to improve light load efficiency.                                                                                                                                                                                         |
| 4                  | AGND     | Analog Ground.                                                                                                                                                                                                                                                                                                                                  |
| 5                  | FB       | Feedback Input. Adjust the output voltage with a resistive voltage-divider between the regulator's output and AGND.                                                                                                                                                                                                                             |
| 6                  | TON      | On-Time Setting Input. Connect a resistor between VIN and TON to set the on time.                                                                                                                                                                                                                                                               |
| 7, 8, 9, 22        | IN       | Supply Input. IN is the regulator input. All IN pins must be connected together.                                                                                                                                                                                                                                                                |
| 12, 13, 14, 15, 19 | PGND     | Power Ground.                                                                                                                                                                                                                                                                                                                                   |
| 10, 11, 16, 17, 18 | LX       | Switching Node.                                                                                                                                                                                                                                                                                                                                 |
| 20                 | BST      | Bootstrap Capacitor Connection. The AOZ1268-02 includes an internal bootstrap diode. Connect an external capacitor between BST and LX as shown in the Typical Application diagram.                                                                                                                                                              |
| 21                 | VCC      | Supply Input for analog functions. Bypass VCC to AGND with a 1µF ceramic capacitor. Place the capacitor close to VCC pin.                                                                                                                                                                                                                       |
| 23                 | SS       | Soft-Start Time Setting Pin. Connect a capacitor between SS and AGND to set the soft-start time.                                                                                                                                                                                                                                                |

Rev. 2.0 July 2014 **www.aosmd.com** Page 3 of 15



### **Absolute Maximum Ratings**

Exceeding the Absolute Maximum Ratings may damage the device.

| Parameter                              | Rating          |
|----------------------------------------|-----------------|
| IN, TON to AGND                        | -0.3V to 30V    |
| LX to AGND                             | -2V to 30V      |
| BST to AGND                            | -0.3V to 36V    |
| SS, PGOOD, FB, EN, VCC, PFM to AGND    | -0.3V to 6V     |
| PGND to AGND                           | -0.3V to +0.3V  |
| Junction Temperature (T <sub>J</sub> ) | +150°C          |
| Storage Temperature (T <sub>S</sub> )  | -65°C to +150°C |
| ESD Rating <sup>(1)</sup>              | 2kV             |

#### Note:

- 1. Devices are inherently ESD sensitive, handling precautions are required. Human body model rating: 1.5k $\Omega$  in series with 100pF.
- 2. LX to PGND Transient (t<20ns) ----- -7V to V<sub>IN</sub> + 7V.

## **Maximum Operating Ratings**

The device is not guaranteed to operate beyond the Maximum Operating ratings.

| Parameter                             | Rating                       |  |  |  |
|---------------------------------------|------------------------------|--|--|--|
| Supply Voltage (V <sub>IN</sub> )     | 2.7V to 24V                  |  |  |  |
| Output Voltage Range                  | 0.8V to 0.85*V <sub>IN</sub> |  |  |  |
| Ambient Temperature (T <sub>A</sub> ) | -40°C to +85°C               |  |  |  |
| Package Thermal Resistance            |                              |  |  |  |
| $(\theta_{JA})$                       | 40°C/W                       |  |  |  |
| (θ <sub>JC</sub> )                    | 4.5°C/W                      |  |  |  |

### **Electrical Characteristics**

 $T_A$  = 25°C,  $V_{IN}$  = 12V,  $V_{CC}$  = 5V, EN = 5V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40°C to +85°C.

| Symbol               | Parameter                       | Conditions                                                                   | Min.           | Тур.           | Max            | Units |
|----------------------|---------------------------------|------------------------------------------------------------------------------|----------------|----------------|----------------|-------|
| V <sub>IN</sub>      | IN Supply Voltage               |                                                                              | 2.7            |                | 24             | V     |
| V <sub>UVLO</sub>    | Under-Voltage Lockout Threshold | AIN rising<br>AIN falling                                                    | 3.2            | 4.0<br>3.7     | 4.4            | V     |
| Iq                   | Quiescent Supply Current        | I <sub>OUT</sub> = 0, V <sub>FB</sub> = 1V, V <sub>EN</sub> > 2V             |                | 1              | 1.5            | mA    |
| I <sub>OFF</sub>     | Shutdown Supply Current         | V <sub>EN</sub> = 0V                                                         |                | 1              | 20             | μΑ    |
| V <sub>FB</sub>      | Feedback Voltage                | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 0°C to 85°C                        | 0.792<br>0.788 | 0.800<br>0.800 | 0.808<br>0.812 | V     |
|                      | Load Regulation                 |                                                                              |                | 0.5            |                | %     |
|                      | Line Regulation                 |                                                                              |                | 1              |                | %     |
| I <sub>FB</sub>      | FB Input Bias Current           |                                                                              |                |                | 200            | nA    |
| Enable               |                                 |                                                                              |                |                |                |       |
| V <sub>EN</sub>      | EN Input Threshold              | Off threshold<br>On threshold                                                | 2.5            |                | 0.5            | V     |
| V <sub>EN_HYS</sub>  | EN Input Hysteresis             |                                                                              |                | 200            |                | mV    |
| PFM Conti            | rol                             |                                                                              |                |                |                |       |
| V <sub>PFM</sub>     | PFM Input Threshold             | PFM Mode threshold<br>Force PWM threshold                                    | 2.5            |                | 0.5            | V     |
| V <sub>PFMHYS</sub>  | PFM Input Hysteresis            |                                                                              |                | 100            |                | mV    |
| Modulator            |                                 |                                                                              |                |                |                |       |
| T <sub>ON</sub>      | On Time                         | $R_{TON} = 100k\Omega, V_{IN} = 12V$<br>$R_{TON} = 100k\Omega, V_{IN} = 28V$ | 200            | 250<br>150     | 300            | ns    |
| T <sub>ON_MIN</sub>  | Minimum On Time                 |                                                                              |                | 100            |                | ns    |
| T <sub>OFF</sub> MIN | Minimum Off Time                |                                                                              |                | 250            |                | ns    |

Rev. 2.0 July 2014 **www.aosmd.com** Page 4 of 15



## **Electrical Characteristics** (Continued)

 $T_A$  = 25°C,  $V_{IN}$  = 12V,  $V_{CC}$  = 5V, EN = 5V, unless otherwise specified. Specifications in **BOLD** indicate a temperature range of -40°C to +85°C.

| Symbol              | Parameter                                    | Conditions                                                        | Min.      | Тур.       | Max       | Units |
|---------------------|----------------------------------------------|-------------------------------------------------------------------|-----------|------------|-----------|-------|
| Soft-Start          |                                              |                                                                   |           |            |           | •     |
| I <sub>SS_OUT</sub> | SS Source Current                            | $V_{SS} = 0$<br>$C_{SS} = 0.001 \mu F \text{ to } 0.1 \mu F$      |           | 11         | 15        | μА    |
| Power God           | od Signal                                    |                                                                   |           |            |           | •     |
| V <sub>PG_LOW</sub> | PGOOD Low Voltage                            | I <sub>OL</sub> = 1mA                                             |           |            | 0.5       | V     |
|                     | PGOOD Leakage Current                        |                                                                   |           |            | ±1        | μΑ    |
| $V_{PGH}$           | PGOOD Threshold<br>(Low Level to High Level) | FB rising                                                         | 82        | 85         | 88        | %     |
| $V_{PGL}$           | PGOOD Threshold<br>(High Level to Low Level) | FB rising<br>FB falling                                           | 117<br>79 | 120<br>82  | 123<br>85 | %     |
|                     | PGOOD Threshold Hysteresis                   |                                                                   |           | 3          |           | %     |
| T <sub>PG_L</sub>   | PGOOD Fault Delay Time (FB falling)          |                                                                   |           | 50         |           | μS    |
| Under Volt          | age and Over Voltage Protection              |                                                                   |           |            |           |       |
| $V_{PL}$            | Under Voltage Threshold                      | FB falling                                                        | 79        | 82         | 85        | %     |
| T <sub>PL</sub>     | Under Voltage Delay Time                     |                                                                   |           | 128        |           | μS    |
| V <sub>PH</sub>     | Over Voltage Threshold                       | FB rising                                                         | 117       | 120        | 123       | %     |
| T <sub>UV_LX</sub>  | Under Voltage Shutdown Blanking Time         | V <sub>IN</sub> = 12V, V <sub>EN</sub> = 0V, V <sub>CC</sub> = 5V |           | 20         |           | ms    |
| Power Stag          | ge Output                                    |                                                                   |           |            |           |       |
| R <sub>DS(ON)</sub> | High-Side NFET On-Resistance                 | V <sub>IN</sub> = 12V, V <sub>CC</sub> = 5V                       |           | 28         | 35        | mΩ    |
|                     | High-Side NFET Leakage                       | V <sub>EN</sub> = 0V, V <sub>LX</sub> = 0V                        |           |            | 10        | μΑ    |
| R <sub>DS(ON)</sub> | Low-Side NFET On-Resistance                  | V <sub>LX</sub> = 12V, V <sub>CC</sub> = 5V                       |           | 8          | 10        | mΩ    |
|                     | Low-Side NFET Leakage                        | V <sub>EN</sub> = 0V                                              |           |            | 10        | μΑ    |
| Over-curre          | ent and Thermal Protection                   |                                                                   |           |            |           | •     |
| I <sub>LIM</sub>    | Valley Current Limit                         | V <sub>CC</sub> = 5V                                              | 11        |            |           | Α     |
|                     | Thermal Shutdown Threshold                   | $T_J$ rising $T_J$ falling                                        |           | 145<br>100 |           | °C    |

Rev. 2.0 July 2014 **www.aosmd.com** Page 5 of 15



## **Functional Block Diagram**





## **Typical Performance Characteristics**

Circuit of Typical Application.  $T_A$  = 25°C,  $V_{IN}$  = 19V,  $V_{OUT}$  = 1.05V, fs = 450kHz unless otherwise specified.



## **Efficiency**





Rev. 2.0 July 2014 www.aosmd.com Page 7 of 15



## **Detailed Description**

The AOZ1268-02 is a high-efficiency, easy-to-use, synchronous buck regulator optimized for notebook computers. The regulator is capable of supplying 10A of continuous output current with an output voltage adjustable down to 0.8V. The programmable operating frequency range of 200kHz to 1MHz enables optimizing the configuration for PCB area and efficiency.

The input voltage of AOZ1268-02 can be as low as 2.7V. The highest input voltage of AOZ1268-02 can be 28V. Constant on-time PWM with input feed-forward control scheme results in ultra-fast transient response while maintaining relatively constant switching frequency over the entire input range. True AC current mode control scheme guarantees the regulator can be stable with a ceramic output capacitor. The switching frequency can be externally programmed up to 1MHz. Protection features include  $V_{\rm CC}$  under-voltage lockout, valley current limit, output over voltage and under voltage protection, short-circuit protection, and thermal shutdown.

The AOZ1268-02 is available in 23-pin 4mm x 4mm QFN package.

#### **Enable and Soft Start**

The AOZ1268-02 has external soft start feature to limit in-rush current and ensure the output voltage ramps up smoothly to regulation voltage. A soft start process begins when  $V_{CC}$  rises to 4.1V and voltage on EN pin is HIGH. An internal current source charges the external soft-start capacitor; the FB voltage follows the voltage of soft-start pin ( $V_{SS}$ ) when it is lower than 0.8V. When  $V_{SS}$  is higher than 0.8V, the FB voltage is regulated by internal precise band-gap voltage (0.8V). The soft-start time can be calculated by the following formula:

$$T_{SS}(\mu s) = 330 \times C_{SS}(nF)$$

$$T_{VORFADY}(\mu s) = 93 \times C_{SS}(nF)$$

If  $C_{SS}$  is 1nF, the soft-start time will be 330 $\mu$ s; if  $C_{SS}$  is 10nF, the soft-start time will be 3.3ms.

If output voltage is within specification, the PGOOD pin could be pulled high as soon as the soft-start time completes. Then, PGOOD high-time delay after output voltage ready is calculated by:

## Constant-On-Time PWM Control with Input Feed-Forward

The control algorithm of AOZ1268-02 is constant-on-time PWM Control with input feed-forward.

The simplified control schematic is shown in Figure 1.



Figure 1. Simplified Control Schematic of AOZ1268-02

The high-side switch on-time is determined solely by a one-shot whose pulse width can be programmed by one external resistor and is inversely proportional to input voltage (IN). The one-shot is triggered when the internal 0.8V is lower than the combined information of FB voltage and the AC current information of inductor, which is processed and obtained through the sensed lower-side MOSFET current once it turns on. The added AC current information can help the stability of constant-on time control even with pure ceramic output capacitors, which have very low ESR. The AC current information has no DC offset, which does not cause offset with output load change, which is fundamentally different from other V<sup>2</sup> constant-on time control schemes.

The constant-on-time PWM control architecture is a pseudo-fixed frequency with input voltage feed-forward. The internal circuit of AOZ1268-02 sets the on-time of high-side switch inversely proportional to the IN.

$$T_{ON} = \frac{26.3 \times 10^{-12} \times R_{TON}(\Omega)}{V_{IM}(V)}$$
 (1)

To achieve the flux balance of inductor, the buck converter has the equation:

$$F_{SW} = \frac{V_{OUT}}{V_{IN} \times T_{ON}} \tag{2}$$

Once the product of  $V_{\text{IN}} \times T_{\text{ON}}$  is constant, the switching frequency keeps constant and is independent with input voltage.

An external resistor between the IN and TON pin sets the switching frequency according to the following equation:

$$F_{SW} = \frac{V_{OUT} \times 10^{12}}{26.3 \times R_{TON}} \tag{3}$$

Rev. 2.0 July 2014 **www.aosmd.com** Page 8 of 15



A further simplified equation will be:

$$F_{SW}(kHz) = \frac{38000 \times V_{OUT}(V)}{R_{TON}(k\Omega)}$$
(4)

If  $V_{OUT}$  is 1.8V,  $R_{TON}$  is 137k $\Omega$ , the switching frequency will be 500kHz.

This algorithm results in a nearly constant switching frequency despite the lack of a fixed-frequency clock generator.

#### **True Current Mode Control**

The constant-on-time control scheme is intrinsically unstable if output capacitor's ESR is not large enough as an effective current-sense resistor. Ceramic capacitors usually cannot be used as output capacitor.

The AOZ1268-02 senses the low-side MOSFET current and processes it into DC and AC current information using AOS proprietary technique. The AC current information is decoded and added on the FB pin on phase. With AC current information, the stability of constant-on-time control is significantly improved even without the help of output capacitor's ESR, and thus the pure ceramic capacitor solution can be applicable. The pure ceramic capacitor solution can significantly reduce the output ripple (no ESR caused overshoot and undershoot) and less board area design.

#### Valley Current-Limit Protection

The AOZ1268-02 uses the valley current-limit protection by using R<sub>DSON</sub> of the lower MOSFET current sensing. To detect real current information, a minimum constantoff (150ns typical) is implemented after a constant-on time. If the current exceeds the valley current-limit threshold, the PWM controller is not allowed to initiate a new cycle. The actual peak current is greater than the valley current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the inductor value as well as input and output voltages. The current limit will keep the low-side MOSFET ON and will not allow another high-side ontime, until the current in the low-side MOSFET reduces below the current limit. Figure 2 shows the inductor current during the current limit.



Figure 2. Inductor Current

After  $128\mu s$  (typical), the AOZ1268-02 considers this is a true failed condition and therefore, turns-off both high-side and low-side MOSFETs and latches off. When triggered, only the enable can restart the AOZ1268-02 again.

#### **Output Voltage Under-Voltage Protection**

If the output voltage is lower than 15% by over-current or short circuit, the AOZ1268-02 will wait for  $128\mu s$  (typical) and turns-off both high-side and low-side MOSFETs and latches off. When triggered, only the enable can restart the AOZ1268-02 again.

#### **Output Voltage Over-Voltage Protection**

The threshold of OVP is set 15% higher than 800mV. When the  $V_{FB}$  voltage exceeds the OVP threshold, high-side MOSFET is turned-off and low-side MOSFETs is turned-on until  $V_{FB}$  voltage is lower than 800mV.

#### **Power Good Output**

The power good (PGOOD) output, which is an open drain output, requires the pull-up resistor. When the output voltage is 10% below than the nominal regulation voltage for  $50\mu s$  (typical), the PGOOD is pulled low. When the output voltage is 15% higher than the nominal regulation voltage, the PGOOD is also pulled low.

When combined with the under-voltage-protection circuit, this current limit method is effective in almost every circumstance.

Rev. 2.0 July 2014 **www.aosmd.com** Page 9 of 15



#### **Application Information**

The basic AOZ1268-02 application circuit is shown in page 2. Component selection is explained below.

#### **Input Capacitor**

The input capacitor must be connected to the IN pins and PGND pin of the AOZ1268-02 to maintain steady input voltage and filter out the pulsing input current. A small decoupling capacitor, usually  $1\mu F$ , should be connected to the VCC pin and AGND pin for stable operation of the AOZ1268-02. The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage.

The input ripple voltage can be approximated by equation below:

$$\Delta V_{IN} = \frac{I_O}{f \times C_{IN}} \times \left(1 - \frac{V_O}{V_{IN}}\right) \times \frac{V_O}{V_{IN}}$$

Since the input current is discontinuous in a buck converter, the current stress on the input capacitor is another concern when selecting the capacitor. For a buck circuit, the RMS value of input capacitor current can be calculated by:

$$I_{CIN\_RMS} = I_{O} \times \sqrt{\frac{V_{O}}{V_{IN}} \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$

if let *m* equal the conversion ratio:

$$\frac{V_{O}}{V_{IN}} = m$$

The relation between the input capacitor RMS current and voltage conversion ratio is calculated and shown in Figure 3. It can be seen that when  $V_O$  is half of  $V_{IN}$ ,  $C_{IN}$  it is under the worst current stress. The worst current stress on  $C_{IN}$  is 0.5 x  $I_O$ .



Figure 3. I<sub>CIN</sub> vs. Voltage Conversion Ratio

For reliable operation and best performance, the input capacitors must have current rating higher than I<sub>CIN-RMS</sub> at worst operating conditions. Ceramic capacitors are preferred for input capacitors because of their low ESR and high ripple current rating. Depending on the application circuits, other low ESR tantalum capacitor or aluminum electrolytic capacitor may also be used. When selecting ceramic capacitors, X5R or X7R type dielectric ceramic capacitors are preferred for their better temperature and voltage characteristics. Note that the ripple current rating from capacitor manufactures is based on certain amount of life time. Further de-rating may be necessary for practical design requirement.

#### Inductor

The inductor is used to supply constant current to output when it is driven by a switching voltage. For given input and output voltage, inductance and switching frequency together decide the inductor ripple current, which is:

$$\Delta I_L = \frac{V_O}{f \times L} \times \left(1 - \frac{V_O}{V_{IN}}\right)$$

The peak inductor current is:

$$I_{Lpeak} = I_{O} + \frac{\Delta I_{L}}{2}$$

High inductance gives low inductor ripple current but requires a larger size inductor to avoid saturation. Low ripple current reduces inductor core losses. It also reduces RMS current through inductor and switches, which results in less conduction loss. Usually, peak to peak ripple current on inductor is designed to be 30% to 50% of output current.

When selecting the inductor, make sure it is able to handle the peak current without saturation even at the highest operating temperature.

The inductor takes the highest current in a buck circuit. The conduction loss on the inductor needs to be checked for thermal and efficiency requirements.

Surface mount inductors in different shapes and styles are available from Coilcraft, Elytone and Murata. Shielded inductors are small and radiate less EMI noise, but they do cost more than unshielded inductors. The choice depends on EMI requirement, price and size.



#### **Output Capacitor**

The output capacitor is selected based on the DC output voltage rating, output ripple voltage specification and ripple current rating.

The selected output capacitor must have a higher rated voltage specification than the maximum desired output voltage including ripple. De-rating needs to be considered for long term reliability.

Output ripple voltage specification is another important factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. It can be calculated by the equation below:

$$\Delta V_{O} = \Delta I_{L} \times \left( ESR_{CO} + \frac{1}{8 \times f \times C_{O}} \right)$$

where

CO is output capacitor value and

ESR<sub>CO</sub> is the Equivalent Series Resistor of output capacitor.

When a low ESR ceramic capacitor is used as output capacitor, the impedance of the capacitor at the switching frequency dominates. Output ripple is mainly caused by capacitor value and inductor ripple current. The output ripple voltage calculation can be simplified to:

$$\Delta V_{O} = \Delta I_{L} \times \frac{1}{8 \times f \times C_{O}}$$

If the impedance of ESR at switching frequency dominates, the output ripple voltage is mainly decided by capacitor ESR and inductor ripple current. The output ripple voltage calculation can be further simplified to:

$$\Delta V_{O} = \Delta I_{L} \times ESR_{CO}$$

For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type of ceramic, or other low ESR tantalum are recommended to be used as output capacitors.

In a buck converter, output capacitor current is continuous. The RMS current of output capacitor is decided by the peak to peak inductor ripple current. It can be calculated by:

$$I_{\text{CO\_RMS}} = \frac{\Delta I_L}{\sqrt{12}}$$

Usually, the ripple current rating of the output capacitor is a smaller issue because of the low current stress. When the buck inductor is selected to be very small and inductor ripple current is high, the output capacitor could be overstressed.

## Thermal Management and Layout Consideration

In the AOZ1268-02 buck regulator circuit, high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the VIN pin, to the LX pins, to the filter inductor, to the output capacitor and load, and then returns to the input capacitor through ground. Current flows in the first loop when the high side switch is on. The second loop starts from the inductor, to the output capacitors and load, to the low side switch. Current flows in the second loop when the low side switch is on.

In PCB layout, minimizing the two loops area reduces the noise of this circuit and improves efficiency. A ground plane is strongly recommended to connect the input capacitor, output capacitor and PGND pin of the AOZ1268-02.

In the AOZ1268-02 buck regulator circuit, the major power dissipating components are the AOZ1268-02 and output inductor. The total power dissipation of the converter circuit can be measured by input power minus output power.

$$P_{total\_loss} = V_{IN} \times I_{IN} - V_{O} \times I_{O}$$

The power dissipation of inductor can be approximately calculated by output current and DCR of inductor and output current.

$$P_{inductor\_loss} = I_0^2 \times R_{inductor} \times 1.1$$

The actual junction temperature can be calculated with power dissipation in the AOZ1268-02 and thermal impedance from junction to ambient.

$$T_{iunction} = (P_{total\ loss} - P_{inductor\ loss}) \times \Theta_{JA}$$

The maximum junction temperature of AOZ1268-02 is 150°C, which limits the maximum load current capability.

The thermal performance of the AOZ1268-02 is strongly affected by the PCB layout. Extra care should be taken by users during design process to ensure that the IC will operate under the recommended environmental conditions.



#### **Layout Considerations**

Several layout tips are listed below for the best electric and thermal performance.

- The LX pins and pad are connected to internal low side switch drain. They are low resistance thermal conduction path and most noisy switching node. Connect a large copper plane to LX pin to help thermal dissipation.
- The IN pins and pad are connected to internal high side switch drain. They are also low resistance thermal conduction path. Connect a large copper plane to IN pins to help thermal dissipation.
- Input capacitors should be connected to the IN pin and the PGND pin as close as possible to reduce the switching spikes.

- Decoupling capacitor C<sub>VCC</sub> should be connected to VCC and AGND as close as possible.
- 5. Voltage divider R1 and R2 should be placed as close as possible to FB and AGND.
- R<sub>TON</sub> should be put on PCB reverse side of feedback network or away from FB pin and FB feedback resistors to avoid unwanted touch to short Ton pin and FB together to ground to cause improperly operation.
- 7. A ground plane is preferred; Pin 19 (PGND) must be connected to the ground plane through via.
- 8. Keep sensitive signal traces such as feedback trace far away from the LX pins.
- Pour copper plane on all unused board area and connect it to stable DC nodes, like VIN, GND or VOUT.



Rev. 2.0 July 2014 **www.aosmd.com** Page 12 of 15



## Package Dimensions, QFN 4x4B, 23 Lead EP2\_S







**BOTTOM VIEW** 

#### **RECOMMENDED LAND PATTERN**



#### Dimensions in millimeters

| Symbols | Min. | Тур.     | Max. |  |  |  |
|---------|------|----------|------|--|--|--|
| Α       | 0.80 | 0.90     | 1.00 |  |  |  |
| A1      | 0.00 | _        | 0.05 |  |  |  |
| A2      |      | 0.2 REF  |      |  |  |  |
| Е       | 3.90 | 4.00     | 4.10 |  |  |  |
| E1      | 2.95 | 3.05     | 3.15 |  |  |  |
| E2      | 1.65 | 1.75     | 1.85 |  |  |  |
| E3      | 2.95 | 3.05     | 3.15 |  |  |  |
| D       | 3.90 | 4.00     | 4.10 |  |  |  |
| D1      | 0.65 | 0.75     | 0.85 |  |  |  |
| D2      | 0.85 | 0.95     | 1.05 |  |  |  |
| D3      | 1.24 | 1.34     | 1.44 |  |  |  |
| L       | 0.35 | 0.40     | 0.45 |  |  |  |
| L1      | 0.57 | 0.62     | 0.67 |  |  |  |
| L2      | 0.23 | 0.28     | 0.33 |  |  |  |
| L3      | 0.57 | 0.62     | 0.67 |  |  |  |
| L4      | 0.30 | 0.35     | 0.40 |  |  |  |
| b       | 0.20 | 0.25     | 0.30 |  |  |  |
| е       | ·    | 0.50 BSC |      |  |  |  |

#### **Dimensions in inches**

| Symbols | Min.      | Тур.      | Max.  |  |  |  |
|---------|-----------|-----------|-------|--|--|--|
| Α       | 0.031     | 0.035     | 0.039 |  |  |  |
| A1      | 0.000     | _         | 0.002 |  |  |  |
| A2      |           | 0.008 REF |       |  |  |  |
| Е       | 0.154     | 0.157     | 0.141 |  |  |  |
| E1      | 0.116     | 0.120     | 0.124 |  |  |  |
| E2      | 0.065     | 0.069     | 0.073 |  |  |  |
| E3      | 0.116     | 0.120     | 0.124 |  |  |  |
| D       | 0.154     | 0.157     | 0.141 |  |  |  |
| D1      | 0.026     | 0.030     | 0.033 |  |  |  |
| D2      | 0.033     | 0.037     | 0.041 |  |  |  |
| D3      | 0.049     | 0.053     | 0.057 |  |  |  |
| L       | 0.014     | 0.016     | 0.018 |  |  |  |
| L1      | 0.022     | 0.024     | 0.026 |  |  |  |
| L2      | 0.009     | 0.011     | 0.013 |  |  |  |
| L3      | L3 0.022  |           | 0.026 |  |  |  |
| L4      | 0.012     | 0.014     | 0.016 |  |  |  |
| b       | 0.008     | 0.010     | 0.012 |  |  |  |
| е       | 0.020 BSC |           |       |  |  |  |

#### Notes:

- 1. Controlling dimensions are in millimeters. Converted inch dimensions are not necessarily exact.
- 2. Tolerance: ± 0.05 unless otherwise specified.
- 3. Radius on all corners is 0.152 max., unless otherwise specified.
- 4. Package wrapage: 0.012 max.
- 5. No plastic flash allowed on the top and bottom lead surface.
- 6. Pad planarity: ± 0.102
- 7. Crack between plastic body and lead is not allowed.

Rev. 2.0 July 2014 **www.aosmd.com** Page 13 of 15



## Tape and Reel Dimensions, QFN 4x4, 23 Lead EP2\_S

#### **Carrier Tape**



UNIT: mm

| Package | A0    | В0    | K0    | D0   | D1       | E     | E1    | E2    | P0    | P1    | P2    | Т     |
|---------|-------|-------|-------|------|----------|-------|-------|-------|-------|-------|-------|-------|
| QFN 4x4 | 4.35  | 4.35  | 1.10  | 1.50 | 1.50     | 12.00 | 1.75  | 5.50  | 8.00  | 4.00  | 2.00  | 0.30  |
| (12mm)  | ±0.10 | ±0.10 | ±0.10 | Min. | +0.10/-0 | ±0.30 | ±0.10 | ±0.05 | ±0.10 | ±0.10 | ±0.05 | ±0.05 |



#### **Leader/Trailer and Orientation**



Rev. 2.0 July 2014 **www.aosmd.com** Page 14 of 15



#### **Part Marking**



#### **LEGAL DISCLAIMER**

Alpha and Omega Semiconductor makes no representations or warranties with respect to the accuracy or completeness of the information provided herein and takes no liabilities for the consequences of use of such information or any product described herein. Alpha and Omega Semiconductor reserves the right to make changes to such information at any time without further notice. This document does not constitute the grant of any intellectual property rights or representation of non-infringement of any third party's intellectual property rights.

#### LIFE SUPPORT POLICY

ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Rev. 2.0 July 2014 **www.aosmd.com** Page 15 of 15